back to article AMD denies 'stop ship' with Barcelona because chip is not shipping

Since its launch, AMD's four-core version of Opteron known as Barcelona has lived in what you might call a processor protection program. The chip is apparently available in quantity, according to AMD, but customers struggle to find it. Now AMD has confirmed that an erratum or bug in Barcelona needs to be dealt with before the …

COMMENTS

This topic is closed for new posts.
  1. Marlboro Lights
    Happy

    like the Intel FDIV bug - but worse

    "... can cause system hangs in specific circumstances."

    At least AMD aren't shipping buggy chips in the masses, eh.

  2. Anton Ivanov
    Boffin

    like the Intel FDIV bug - but worse - nope

    Like the Intel TLB bugs in core2 is the correct heading.

    Intel has very similar bugs in Core2. Google for "Theo De Raadt Core2" for more info. The difference - it continued to ship buggy chips.

    No idea which ones are worse.

  3. F Seiler

    worse (?)

    Depending on the application, it may be more preferable to have the system lock up than to have it "happily" calculate a wrong result. Admitted, in other applications, a system lockup is as catastrophic as a wrong number in others.

  4. Anonymous Coward
    Alien

    reminds me of

    I am pentium of borg; division is futile; you will be approximated

  5. Anonymous Coward
    Flame

    Erratum?

    I wish the marketing droids of these huge corporations would speak English rather than using their apparently abysmal grasp of the language to lie to the market.

    This isn't a stop because it never started and a design error is now an erratum, or have they really stopped distribution after discovering a typo in the manual? How very un-IT of them.

  6. Chris Morrison
    Boffin

    TLB for the 3rd Level Cache

    A 20% decrease in performance just to fix a TLB bug in the 3rd Level Cache. I would doubt removing the 3rd level cache would even cause a 20% performance hit. With cache there is a law of diminishing returns (ok it's quite a bit more complicated than that but lets not make this too technical). THe first level offers a huge speed up, the second level a fair amount of speed up, the third a little speed up and subsequent caches (very rare on any chip) offer very little performance gain.

    What on earth are they having to do to get this working?

    It's a shame to see AMD like this. They were the great hope against Intel until they decided to spend their cash (okay the banks cash) on ATI. Late Athlons and early Opterons outclassed Intel with a far lower price point. Now their chips look a genereation behind Intel and therfore just cannot compete.

  7. Chris Cartledge
    Stop

    Not like an FDIV bug

    The FDIV bug, which affected a large number of installed processors, silently caused a sightly wrong answer, very occasionally, which could in some circumstance be devastating. The workaround was to replace the chip. Here, apparently, the system just halts and a workaround is available.

  8. Bince
    Pirate

    Why Not Go Back To The Old CPU Manufacturing Ways

    Why not just stop with all the freaking bells & whistles that make up the so called "new technology" in semiconductor CPUs. Why not just stick with the good old 700 mhz to 1.5 ghz chips? All this NEW tech stuff just seems to kick AMD in the ass anyways. AMD's manufacturing hinderance just keeps their own foot in their mouths anyways. I'm not against "new technology", just against the new release chips that don't seem to make it until the 3rd or 4th generation of repairs, upgrades & revisions to those CPUs that seem to fail.

  9. Anonymous Coward
    Pirate

    Who's shipping?

    Barcelona was originally slated for Feb 2007. Then it slipped to 'summer 2007. Then it slipped to October 2007.

    Now we're looking at Jan - or Feb 2008 ?

    Late and buggy. Meanwhile, Intel's been shipping quad core for over a year now. Looking at the declining server market share of AMD and increasing market share of Intel, customers no longer care about AMD.

  10. Matt
    Dead Vulture

    Old news

    According to an article on Tom's Hardware, which was written at the time of the launch, AMD told everyone about the bug at the launch event.

    This article seems to imply the bug was discovered later, which doesn't seem to be true.

    So, has El Reg been given a bum steer or is Tom secretly in the pay of AMD?

  11. Ashlee Vance (Written by Reg staff)

    Re: Old news

    In the story, we have AMD fella Phil, talking about disclosing the bug back at launch. So, Tom's is on the mark.

    This story was really a response to the stories out there saying the bug had become so severe as to stop all shipments of Barca. In addition, it adds more color to the real situation behind Barcelona. AMD had not made it at all clear to the press that Barcelona would be limited to HPC and white box shipments this year.

    Make sense?

  12. Chris Cartledge
    Thumb Up

    Tier 1 lists Barcelona!

    Sun are now (at last) listing Barcelona for the Sunfire X2200 and in the UK at a lower price than a dual core Opteron 2220:

    X5284A-Z

    AMD Opteron Model 2220, 2.8 GHz: £ 510.00

    X5326A-QC-UP1

    1 Quad-Core AMD Opteron Model 2347 Processor, 1.9 GHz: £ 450.00

    X5326A-QC-UP2

    2 Quad-Core AMD Opteron Model 2347 Processor, 1.9 GHz: £ 840.00

  13. Abraxas
    Coat

    First tier!?

    Sun Micro hasn't been First Tier in a while. Hint: when you have to do a reverse split to get your stock above $10/share, it's a good sign ya ain't a playa.

    On the other hand, Sun + AMD are a match made in heaven. They both have an uncanny knack for losing money.

  14. Matt

    Clarification

    Thanks for clearing that up (regarding Old News).

  15. Nick

    Translation

    AMD:

    "we're only shipping Barcelona for specific customer commitments, like larger volume deployments."

    Translation:

    "We busted a gut to try and get 16,000 chips together so that the Ranger supercomputer at the Texas Advanced Computer Centre could deploy in time for the November Top500. Now we've missed that deadline everyone can wait until we get it sorted out properly."

  16. Nick

    Re: TLB for the 3rd Level Cache

    Chris wrote:

    "A 20% decrease in performance just to fix a TLB bug in the 3rd Level Cache. I would doubt removing the 3rd level cache would even cause a 20% performance hit."

    I'm guessing that the BIOS workaround had to disable some other stuff as well to stop the system crashing which had a big performance impact.

    When the chips are fixed and everything can be turned back on then the performance impact will probably be much smaller.

This topic is closed for new posts.

Other stories you might like